

## Functional Design

- Functional design is based on:
- Requirement specification influences the design flow
   Target implementation influences the design flow https://powcoder.com
  - ► CPU
  - ► ASIC (Application Specific Integrated Circuits)

    ► FPGA (Field Programmable Gate Arrays)
- ► Requirements:
  - ▶ Operation, Performance, Interface, Cost, Size, Power dissipation...
- Functional design may be verified through simulation

#### Register Transfer Level Design (RTL)

- This step in the design flow transforms the high-level functional design into project library ptethe register level.
- The Register http://prestepwevelbesign describes the design at the following level of abstraction:

  Add Wechat powcoder
  - ► Registers
  - ► Memory
  - ► Arithmetic Units
  - ► State Machines
- RTL designs are validated through simulation

# Logic Design

- At this stage in the design flow the register level transfer design mentalization that the register level
- Again the design may be verified through simulation.
- ▶ Please note:
  - Add WeChat powcoder

    Simulation may be used to guaranty that the design meets the specification.
  - ► The simulation in every step in the design flow allows for the interception of errors early in the design.

## Circuit Design

- At this stage in the design flow the logic design is compiled into Gircuit design.
- ► The step is strongly influenced by the target implementation.
- Again the design may be verified through simulation specifically through:
  - ▶ Timing simulation
  - Circuit analysis.



CSU22022, 1st HDL Lecture, Dr. M. Manzke, Page: 6



# Hardware Description Languages

- Hardware Description Languages are used to:

  - Describe digital systems
     Model digital systems
  - Design digital/systemer.com
- ► Hardware Description Languages:
  - ► VHDL, Verilog and more
- ► VHDL
  - ▶ VHSIC Hardware Description Language
  - VHSIC
    - ► Very High Speed Integrated Circuit Language



